25 May 2018 A low-power CMOS readout IC with on-chip column-parallel SAR ADCs for microbolometer applications
Author Affiliations +
Abstract
A readout IC (ROIC) designed for high temperature coefficient of resistance (TCR) SiGe microbolometers is presented. The ROIC is designed for higher Ge content SiGe microbolometers which have higher detector resistance (~1M Ω) and higher TCR values (~%5.5/K). The ROIC includes column SAR ADCs for on-chip column-parallel analog to digital conversion. SAR ADC architecture is chosen to reduce the overall power consumption. The problem of resistance variation across the bolometers which introduce fixed pattern noise is addressed by setting a tunable reference resistor shared for each column which can be calibrated offline to set the common-mode level. Moreover, column non-uniformity has been reduced through comparator offset compensation in the SAR ADC. The columnwise architecture in this work reduces the number of integrators needed in the architecture and enables 17x17 μm2 pixel sizes. The prototype has been designed and fabricated in 0.25-μm CMOS process.
© (2018) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Atia Shafique, Atia Shafique, Ömer Ceylan, Ömer Ceylan, Melik Yazici, Melik Yazici, Mehmet Kaynak, Mehmet Kaynak, Yasar Gurbuz, Yasar Gurbuz, } "A low-power CMOS readout IC with on-chip column-parallel SAR ADCs for microbolometer applications", Proc. SPIE 10624, Infrared Technology and Applications XLIV, 1062422 (25 May 2018); doi: 10.1117/12.2304994; https://doi.org/10.1117/12.2304994
PROCEEDINGS
7 PAGES


SHARE
Back to Top