Paper
23 May 1989 High-Speed MOS Imager And Ram Buffer System
John E. Tanner, Thormon O Ellison
Author Affiliations +
Abstract
A high-speed MOS imaging array prototype has been designed, fabricated, and tested. Preliminary tests of the 64 x 32 pixel device show imaging operation at more than 1000 frames per second. A 256 x 256 pixel array projected to achieve 2000 frames per second is under development. The sensor will be designed into a RAM based camcorder capable of storing 2000 frames of data. The camcorder will measure approximately 6" x 6" x 12" and contain 128Mbytes of dynamic RAM and 64 flash A/D converters. Camcorder outputs include standard video and a digital port.
© (1989) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
John E. Tanner and Thormon O Ellison "High-Speed MOS Imager And Ram Buffer System", Proc. SPIE 1071, Optical Sensors and Electronic Photography, (23 May 1989); https://doi.org/10.1117/12.952518
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Sensors

Photography

Analog electronics

Video

Cameras

Optical sensors

Prototyping

RELATED CONTENT

Improvement Of SV-Camera Picture Quality
Proceedings of SPIE (May 23 1989)
Advanced Reconnaissance Image Sensor Module
Proceedings of SPIE (February 19 1988)
Miniaturized thermal snapshot camera
Proceedings of SPIE (January 23 2003)
Performance Of Charge-Coupled Device (CCD) Imaging Sensors
Proceedings of SPIE (August 01 1979)
A High-Speed Video Camera And Recorder
Proceedings of SPIE (January 17 1990)
Robotic imaging station
Proceedings of SPIE (February 12 1993)

Back to Top