Paper
22 May 1998 Free-space architecture for an ATM header processing function
Guido A. Maier, Pierpaolo Boffi, Riccardo Melen, Mario Martinelli
Author Affiliations +
Proceedings Volume 3490, Optics in Computing '98; (1998) https://doi.org/10.1117/12.308902
Event: Optics in Computing '98, 1998, Bruges, Belgium
Abstract
Header Error Control in all-optical ATM switching nodes is discussed. An architecture of an error detection subsystem is designed suitable for free-space parallel optical implementation.
© (1998) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Guido A. Maier, Pierpaolo Boffi, Riccardo Melen, and Mario Martinelli "Free-space architecture for an ATM header processing function", Proc. SPIE 3490, Optics in Computing '98, (22 May 1998); https://doi.org/10.1117/12.308902
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Asynchronous transfer mode

Free space optics

Switching

Error control coding

Logic devices

Binary data

Electronics

RELATED CONTENT

A design for an internet router with a digital optical...
Proceedings of SPIE (February 01 2014)
Probability of undetected errors of optical wireless links
Proceedings of SPIE (December 08 1995)
Optical parallel binary dual-rail logic gate module
Proceedings of SPIE (October 30 1992)
Multi layer error protection on simplex links
Proceedings of SPIE (February 13 2008)

Back to Top