Translator Disclaimer
28 August 2002 Display bandwidth reduction via latched pixels and processing at the pixel
Author Affiliations +
The demand for displays with a large number of pixels is being driven by both military and commercial applications. Displays with very high information content are expected to have >1Gigapixels, requiring I/O bandwidth well beyond current integrated circuit technology, if display architectures continue as they have in the past. In this paper we present a concept based on latched pixels and data processing at the pixel level that could provide a significant reduction in display bandwidth.
© (2002) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Bruce Gnade, A. Akinwande, Ranganathan Shashidhar, and James O. Larimer "Display bandwidth reduction via latched pixels and processing at the pixel", Proc. SPIE 4712, Cockpit Displays IX: Displays for Defense Applications, (28 August 2002);


Multiple high-definition digital display designs
Proceedings of SPIE (April 25 2000)
Gray tracking correction for TFT-LCDs
Proceedings of SPIE (December 18 2003)
Hologlyphics: volumetric image synthesis performance system
Proceedings of SPIE (February 29 2008)
Display performance assessment and certification at NIDL
Proceedings of SPIE (August 28 2000)

Back to Top