16 August 2002 Pattern data processing using 1-nm address grid
Author Affiliations +
Proceedings Volume 4764, 18th European Conference on Mask Technology for Integrated Circuits and Microcomponents; (2002) https://doi.org/10.1117/12.479333
Event: 18th European Mask Conference on Mask Technology for Integrated Circuits and Micro-Components, 2002, Munich-Unterhaching, Germany
Abstract
In the past years the address grid for layout design, data preparation and exposure has been constantly reduced. Currently the ITRS Roadmap specifies 4nm Mask Design Grid for the 100nm technology node. The possibilities and challenges of pattern data processing for the new generation of Leica's Shaped Beam (SB) exposure tools, called SB350MW, are highlighted in this paper. In this context such issues like data volume, data processing time and fracture quality for the new 1nm pattern data format are discussed in detail.
© (2002) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Juergen Gramss, Hans Eichhorn, Michael Gehre, Bernd Schnabel, Traugott Schulmeiss, Detlef Melzer, Klaus Kunze, Ulrich Baetz, "Pattern data processing using 1-nm address grid", Proc. SPIE 4764, 18th European Conference on Mask Technology for Integrated Circuits and Microcomponents, (16 August 2002); doi: 10.1117/12.479333; https://doi.org/10.1117/12.479333
PROCEEDINGS
10 PAGES


SHARE
RELATED CONTENT

Data prep: the bottleneck of future applications?
Proceedings of SPIE (June 21 2006)
EPL data conversion system EPLON
Proceedings of SPIE (August 01 2002)
Multi-shaped beam data preparation
Proceedings of SPIE (May 15 2010)
Advanced writing strategies for high-end mask making
Proceedings of SPIE (February 03 2000)
Data exploder for variable shaped beam exposure
Proceedings of SPIE (May 11 2007)

Back to Top