16 September 2014 OPC-Lite for gridded designs at low k1
Author Affiliations +
Abstract
Highly regular gridded designs are generally seen as a key component for continued advances in lithographic resolution in a time of limited further progress in lithography hardware [1]. With a given process technology tool set, higher pattern density (lower k1) and quality are achieved using gridded design rules (GDR) in comparison to conventional 2D designs. GDR is necessary for designs with k1 approaching the theoretical limit ∼ 0.25. A highly effective implementation of GDR is the lines+cuts approach discussed in [4, 5, 8] and else- where. Excellent results at very advanced nodes are achieved by this double-patterning process, where lines are created first, then cuts are patterned on top as required by circuit connectivity. The regular structure of gridded designs offers the opportunity to use an optimized approach to Optical Proximity Correction (OPC), one taking full advantage of the design style to achieve best possible ac- curacy and speed and at the same time small mask file size and good manufacturability. In this work we describe our GDR-tailored OPC tool called OPC- Lite [6]. The OPC-Lite approach is discussed and compared to conventional 2D OPC. Sub-20nm silicon data are shown, validating predictive quality of our simulation and OPC techniques.
© (2014) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
V. Axelrad, V. Axelrad, M. Smayling, M. Smayling, K. Tsujita, K. Tsujita, K. Mikami, K. Mikami, H. Yaegashi, H. Yaegashi, } "OPC-Lite for gridded designs at low k1", Proc. SPIE 9235, Photomask Technology 2014, 92350C (16 September 2014); doi: 10.1117/12.2069353; https://doi.org/10.1117/12.2069353
PROCEEDINGS
8 PAGES


SHARE
RELATED CONTENT

Wafer weak point detection based on aerial images or WLCD
Proceedings of SPIE (October 23 2015)
PMJ' 99 panel discussion review OPC mask technology for...
Proceedings of SPIE (December 30 1999)
Extension of 193 nm dry lithography to 45 nm half...
Proceedings of SPIE (October 20 2006)
DPL performance analysis strategy with conventional workflow
Proceedings of SPIE (October 30 2007)
100-nm node lithography with KrF?
Proceedings of SPIE (September 14 2001)

Back to Top