This paper presents a 10Gb/s partial response (PR) equalizer in 0.18μm CMOS technology. By incorporating a reshaping filter with high-frequency emphasis and the intrinsic roll-off bandwidth of the channel, a duobinary signal is available at the receiver, reducing the bandwidth requirement of high speed communication. To enhance the performance of the PR equalizer, a two-path oversampling technique is used to cope with the time delay variations due to different process corners. Additionally, adjustable capacitance and load calibration technique are also applied to eliminate the process variations further. The chip area including I/O pads occupies 0.835×0.715mm<sup>2</sup> and the power consumption is about 224mW under 1.8V power supply. Post simulation results show that the proposed equalizer works properly at 10Gb/s and more than 70% eye opening can be obtained.